# Digital Electronics and Microprocessors

Class 14

CHHAYADEVI BHAMARE

# Overview of sequential circuits

- □ Chapter 5
- ✓ NAND gate Latch, NOR gate latch
- ✓ Digital pulses, clock signals, clocked f/f(SR,JK,D,T) Gated latches (D,SR,JK)
- Asynchronous inputs
- ✓ Flip-Flop Timing Consideration, potential timing problems in FF ckts
- ✓ Master/slave ff
- ✓ Analyzing Sequential Circuits
- ✓ Flip-Flop Applications (Data storage and transfer, serial data transfer: shift registers, frequency division and counting) Flip-Flop synchronization reading assignment for you

# Overview of sequential circuits

#### □ Chapter 7

#### □ Part-I

- Asynchronous(Ripple Counters), IC asynchronous counters (74LS293, 7493(used in lab),mod16, mod 10 ripple and any other lower mod counter by giving ff outputs to master reset, and higher mod counter by cascading of these IC.
- ✓ Asynchronous down counter (by giving complement o/p of previous f/f to clock input of next flip flop)
- Synchronous (Parallel ) counters:- analysis of counters, counters with mod number < 2<sup>N</sup> (Using Nand Gate whose o/p is used to clear all flip/flops at certain count), design of a counter (full sequence counter, up down full sequence counter, irregular sequence counter, truncated counters, gray code counters)using design procedures. Unused states in counters other than full sequence counters can have next state as Don't care or can be any other valid state(self correcting).
- ✓ 7-9 ofT1 10<sup>th</sup> edition IC synchronous counters (Don't read)
- ✓ Decoding of a counter (will be covered in next slides)

# Overview of sequential circuits

- □ Chapter 7
- □ **Part-II** IC registers
- ✓ (understanding the concept of serial loading and parallel loading of a register)
- ✓ IC registers (PIPO 74ALS174,SISO 74ALS166,PISO 74ALS165, SIPO 74ALS164, Universal shift register of type PIPO 74194)
- ✓ Shift register counters (Ring and Johnsan), design these using design procedure (state table, state diagram, excitation table, Input equations, final circuit diagram)
- ✓ Ring and Johnsan counter using shift registers

# Decoding of a counter



# □ State diagram



| Present<br>State | Next<br>State | F.F.<br>Input | C | Present<br>State | Next<br>State | F.F.<br>Input | es                          |
|------------------|---------------|---------------|---|------------------|---------------|---------------|-----------------------------|
| Q(t)             | Q(t+1)        | D             |   | Q(t)             | Q(t+1)        | J $K$         | 0 0 (No change)             |
| 0                | 0             | 0             |   | 0                | 0             | 0 x           | 0 1 (Reset)<br>1 0 (Set)    |
| 0                | 1             | 1             |   | 0                | 1             | 1 x           | <b>11</b> (Toggle)          |
| 1                | 0             | 0             |   | 1                | 0             | x 1           | 0 1 (Reset)<br>1 1 (Toggle) |
| 1                | 1             | 1             |   | 1                | 1             | <b>x</b> 0    | 0 (No change)               |
|                  |               | -             |   |                  |               |               | 1 0 (Set)                   |

| Q(t) | Q(t+1) | T |
|------|--------|---|
| 0    | 0      | 0 |
| 0    | 1      | 1 |
| 1    | 0      | 1 |
| 1    | 1      | 0 |

#### Excitation table

|        |    |    | Mo | Next state |    |    | Required inputs |    |    |    |    |    |  |
|--------|----|----|----|------------|----|----|-----------------|----|----|----|----|----|--|
| state  |    |    | de |            |    |    |                 |    |    |    |    |    |  |
| Q<br>3 | Q2 | Q1 | M  | Q3         | Q2 | Q1 | Ј3              | K3 | J2 | K2 | J1 | K1 |  |
| 0      | 0  | 0  | 0  | 1          | 1  | 1  | 1               | X  | 1  | X  | 1  | X  |  |
| 0      | 0  | 0  | 1  | 0          | 0  | 1  | 0               | X  | 0  | X  | 1  | X  |  |
| 0      | 0  | 1  | 0  | 0          | 0  | 0  | 0               | X  | 0  | X  | X  | 1  |  |
| 0      | 0  | 1  | 1  | 0          | 1  | 0  | 0               | X  | 1  | X  | X  | 1  |  |
| 0      | 1  | 0  | 0  | 0          | 0  | 1  | 0               | X  | X  | 1  | 1  | X  |  |
| 0      | 1  | 0  | 1  | 0          | 1  | 1  | 0               | X  | X  | 0  | 1  | X  |  |
| 0      | 1  | 1  | 0  | 0          | 1  | 0  | 0               | X  | X  | 0  | X  | 1  |  |
| 0      | 1  | 1  | 1  | 1          | 0  | 0  | 1               | X  | X  | 1  | X  | 1  |  |
| 1      | 0  | 0  | 0  | 0          | 1  | 1  | X               | 1  | 1  | X  | 1  | X  |  |
| 1      | 0  | 0  | 1  | 1          | 0  | 1  | X               | 0  | 0  | X  | 1  | X  |  |
| 1      | 0  | 1  | 0  | 1          | 0  | 0  | X               | 0  | 0  | X  | X  | 1  |  |
| 1      | 0  | 1  | 1  | 1          | 1  | 0  | X               | 0  | 1  | X  | X  | 1  |  |
| 1      | 1  | 0  | 0  | 1          | 0  | 1  | X               | 0  | X  | 1  | 1  | X  |  |
| 1      | 1  | 0  | 1  | 1          | 1  | 1  | X               | 0  | X  | 0  | 1  | X  |  |
| 1      | 1  | 1  | 0  | 1          | 1  | 0  | X               | 0  | X  | 0  | X  | 1  |  |
| 1      | 1  | 1  | 1  | 0          | 0  | 0  | X               | 1  | X  | 1  | X  | 1  |  |

| Present<br>State | Next<br>State | F.F.<br>Input    |   |  |  |  |
|------------------|---------------|------------------|---|--|--|--|
| Q(t)             | Q(t+1)        | $\boldsymbol{J}$ | K |  |  |  |
| 0                | 0             | 0                | X |  |  |  |
| 0                | 1             | 1                | X |  |  |  |
| 1                | 0             | X                | 1 |  |  |  |
| 1                | 1             | X                | 0 |  |  |  |

Q3(PS)Q3(NS) = 01 then from excitation table of JK flip flop J3K3 should be 1X( J3=1 K3=X)
Q2(PS)Q2(NS)= 01 then from excitation table of JK flip flop J2K2 should be 1X( J2=1 K2=X)
Similarly fill all the rows of excitation inputs for all states of counter

<sup>\*</sup> PS=Present state \*NS= Next state

#### K-maps for excitations of synchronous 3 bit U/D counter



# Design of a synchronous BCD counter using JK flip-flops

- □ Number of flip flops
- □ State diagram
- □ Type of flip flop and excitation table
- Minimal expression
- □ Logic diagram

# State diagram



# Excitation table

| Pre  | sent s | tate    |    | Next state |        |    |    |    | Required inputs |    |    |    |    |    |    |
|------|--------|---------|----|------------|--------|----|----|----|-----------------|----|----|----|----|----|----|
| Q4   | Q3     | Q2      | Q1 | Q4         | Q3     | Q2 | Q1 | J4 | K4              | J3 | К3 | J2 | K2 | J1 | K1 |
| 0    | 0      | 0       | 0  | 0          | 0      | 0  | 1  | 0  | X               | 0  | X  | 0  | X  | 1  | X  |
| 0    | 0      | 0       | 1  | 0          | 0      | 1  | 0  | 0  | X               | 0  | X  | 1  | X  | X  | 1  |
| 0    | 0      | 1       | 0  | 0          | 0      | 1  | 1  | 0  | X               | 0  | X  | X  | 0  | 1  | X  |
| 0    | 0      | 1       | 1  | 0          | 1      | 0  | 0  | 0  | X               | 1  | X  | X  | 1  | X  | 1  |
| 0    | 1      | 0       | 0  | 0          | 1      | 0  | 1  | 0  | X               | X  | 0  | 0  | X  | 1  | X  |
| 0    | 1      | 0       | 1  | 0          | 1      | 1  | 0  | 0  | X               | X  | 0  | 1  | X  | X  | 1  |
| 0    | 1      | 1       | 0  | 0          | 1      | 1  | 1  | 0  | X               | X  | 0  | X  | 0  | 1  | X  |
| 0    | 1      | 1       | 1  | 1          | 0      | 0  | 0  | 1  | X               | X  | 1  | X  | 1  | X  | 1  |
| 1    | 0      | 0       | 0  | 1          | 0      | 0  | 1  | X  | 0               | 0  | X  | 0  | X  | 1  | X  |
| 1    | 0      | 0       | 1  | 0          | 0      | 0  | 0  | X  | 1               | 0  | X  | 0  | X  | X  | 1  |
| P    | resen  | t state | es | Next       | States |    |    |    | Required Inputs |    |    |    |    |    |    |
|      | 10     | 10      |    | X          | X      | X  | X  | X  | X               | X  | X  | X  | X  | X  | X  |
|      | 1011   |         |    | X          | X      | X  | X  | X  | X               | X  | X  | X  | X  | X  | X  |
| 1100 |        |         | X  | X          | X      | X  | X  | X  | X               | X  | X  | X  | X  | X  |    |
| 1101 |        |         | X  | X          | X      | X  | X  | X  | X               | X  | X  | X  | X  | X  |    |
| 1110 |        |         |    | X          | X      | X  | X  | X  | X               | X  | X  | X  | X  | X  | X  |
|      | 11     | 11      |    | X          | X      | X  | X  | X  | X               | X  | X  | X  | X  | X  | X  |

#### K-maps for excitations of synchronous BCD counter



#### K-maps for excitations of synchronous 3 bit U/D counter



# **Homework**

Design a counter(using JK and D) that goes to states 0,1,2,4,0,1,2,4---- the undesired state must always go to 0

- □ The State
  - State = Values of all Flip-Flops



#### Representing a Finite State Machine

☐ It can also be represented using a state diagram which has the same information as the state transition diagram.



# Flip-Flops as Finite state machines





#### FSM models Mealy and Moore Models

- □ The Mealy model: the outputs are functions of both the present state and inputs .
  - The outputs may change if the inputs change during the clock pulse period.
- □ The Moore model: the outputs are functions of the present state only .
  - The outputs are synchronous with the clocks.

# Mealy and Moore Models



#### Moore Machine



Block diagram of Mealy and Moore state machine

□ State Equations





□ State Table (Transition Table)

|                  | sent<br>ate | Input |   | ext<br>ate | Output |  |  |  |  |  |
|------------------|-------------|-------|---|------------|--------|--|--|--|--|--|
| $\boldsymbol{A}$ | B           | x     | A | B          | y      |  |  |  |  |  |
| 0                | 0           | 0     | 0 | 0          | 0      |  |  |  |  |  |
| 0                | 0           | 1     | 0 | 1          | 0      |  |  |  |  |  |
| 0                | 1           | 0     | 0 | 0          | 1      |  |  |  |  |  |
| 0                | 1           | 1     | 1 | 1          | 0      |  |  |  |  |  |
| 1                | 0           | 0     | 0 | 0          | 1      |  |  |  |  |  |
| 1                | 0           | 1     | 1 | 0          | 0      |  |  |  |  |  |
| 1                | 1           | 0     | 0 | 0          | 1      |  |  |  |  |  |
| 1                | 1           | 1     | 1 | 0          | 0      |  |  |  |  |  |
|                  |             |       |   |            |        |  |  |  |  |  |



$$A(t+1) = A x + B x$$

$$B(t+1) = A' x$$

$$y(t) = (A + B) x'$$

State Table (Transition Table)

| Present | N   | lext | Sta              | te | Out   | ıtput |  |  |  |
|---------|-----|------|------------------|----|-------|-------|--|--|--|
| State   | x = | = 0  | x = 1            |    | x = 0 | x = 1 |  |  |  |
| A B     | A B |      | $\boldsymbol{A}$ | B  | y     | y     |  |  |  |
| 0 0     | 0   | 0    | 0                | 1  | 0     | 0     |  |  |  |
| 0 1     | 0   | 0    | 1                | 1  | 1     | 0     |  |  |  |
| 1 0     | 0   | 0    | 1                | 0  | 1     | 0     |  |  |  |
| 1 1     | 0   | 0    | 1                | 0  | 1     | 0     |  |  |  |
|         |     |      |                  |    |       |       |  |  |  |





$$A(t+1) = A x + B x$$

$$B(t+1) = A' x$$

$$y(t) = (A + B) x'$$

#### □ State Diagram





| Present | N   | Next | Stat | Output |       |       |  |
|---------|-----|------|------|--------|-------|-------|--|
| State   | x = | = 0  | x =  | = 1    | x = 0 | x = 1 |  |
| A B     | A   | B    | A    | B      | y     | y     |  |
| 0 0     | 0   | 0    | 0    | 1      | 0     | 0     |  |
| 0 1     | 0   | 0    | 1    | 1      | 1     | 0     |  |
| 1 0     | 0   | 0    | 1    | 0      | 1     | 0     |  |
| 1 1     | 0   | 0    | 1    | 0      | 1     | 0     |  |



# Analysis of synchronous counter (Refer 7-13)